diff options
| author | Michael Ellerman <mpe@ellerman.id.au> | 2017-07-31 20:20:29 +1000 | 
|---|---|---|
| committer | Michael Ellerman <mpe@ellerman.id.au> | 2017-07-31 20:20:29 +1000 | 
| commit | bb272221e9db79f13d454e1f3fb6b05013be985e (patch) | |
| tree | 36f4acc50e3fabac71fadd34c720c0a6011db470 /arch/mips/mm/uasm.c | |
| parent | 253fd51e2f533552ae35a0c661705da6c4842c1b (diff) | |
| parent | 5771a8c08880cdca3bfb4a3fc6d309d6bba20877 (diff) | |
Merge tag 'v4.13-rc1' into fixes
The fixes branch is based off a random pre-rc1 commit, because we had
some fixes that needed to go in before rc1 was released.
However we now need to fix some code that went in after that point, but
before rc1, so merge rc1 to get that code into fixes so we can fix it!
Diffstat (limited to 'arch/mips/mm/uasm.c')
| -rw-r--r-- | arch/mips/mm/uasm.c | 61 | 
1 files changed, 46 insertions, 15 deletions
diff --git a/arch/mips/mm/uasm.c b/arch/mips/mm/uasm.c index 730363b59bac..57570c0649b4 100644 --- a/arch/mips/mm/uasm.c +++ b/arch/mips/mm/uasm.c @@ -46,26 +46,29 @@ enum fields {  #define SIMM9_MASK	0x1ff  enum opcode { -	insn_invalid,  	insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1, -	insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl, -	insn_bne, insn_cache, insn_cfc1, insn_cfcmsa, insn_ctc1, insn_ctcmsa, -	insn_daddiu, insn_daddu, insn_di, insn_dins, insn_dinsm, insn_divu, -	insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll, -	insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret, -	insn_ext, insn_ins, insn_j, insn_jal, insn_jalr, insn_jr, insn_lb, -	insn_ld, insn_ldx, insn_lh, insn_ll, insn_lld, insn_lui, insn_lw, -	insn_lwx, insn_mfc0, insn_mfhc0, insn_mfhi, insn_mflo, insn_mtc0, -	insn_mthc0, insn_mthi, insn_mtlo, insn_mul, insn_or, insn_ori, -	insn_pref, insn_rfe, insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll, -	insn_sllv, insn_slt, insn_sltiu, insn_sltu, insn_sra, insn_srl, +	insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bgtz, insn_blez, +	insn_bltz, insn_bltzl, insn_bne, insn_break, insn_cache, insn_cfc1, +	insn_cfcmsa, insn_ctc1, insn_ctcmsa, insn_daddiu, insn_daddu, insn_ddivu, +	insn_di, insn_dins, insn_dinsm, insn_dinsu, insn_divu, insn_dmfc0, +	insn_dmtc0, insn_dmultu, insn_drotr, insn_drotr32, insn_dsbh, insn_dshd, +	insn_dsll, insn_dsll32, insn_dsllv, insn_dsra, insn_dsra32, insn_dsrav, +	insn_dsrl, insn_dsrl32, insn_dsrlv, insn_dsubu, insn_eret, insn_ext, +	insn_ins, insn_j, insn_jal, insn_jalr, insn_jr, insn_lb, insn_lbu, +	insn_ld, insn_lddir, insn_ldpte, insn_ldx, insn_lh, insn_lhu, +	insn_ll, insn_lld, insn_lui, insn_lw, insn_lwu, insn_lwx, insn_mfc0, +	insn_mfhc0, insn_mfhi, insn_mflo, insn_movn, insn_movz, insn_mtc0, +	insn_mthc0, insn_mthi, insn_mtlo, insn_mul, insn_multu, insn_nor, +	insn_or, insn_ori, insn_pref, insn_rfe, insn_rotr, insn_sb, +	insn_sc, insn_scd, insn_sd, insn_sh, insn_sll, insn_sllv, +	insn_slt, insn_slti, insn_sltiu, insn_sltu, insn_sra, insn_srl,  	insn_srlv, insn_subu, insn_sw, insn_sync, insn_syscall, insn_tlbp,  	insn_tlbr, insn_tlbwi, insn_tlbwr, insn_wait, insn_wsbh, insn_xor, -	insn_xori, insn_yield, insn_lddir, insn_ldpte, insn_lhu, +	insn_xori, insn_yield, +	insn_invalid /* insn_invalid must be last */  };  struct insn { -	enum opcode opcode;  	u32 match;  	enum fields fields;  }; @@ -215,6 +218,13 @@ Ip_u2u1msbu3(op)					\  }							\  UASM_EXPORT_SYMBOL(uasm_i##op); +#define I_u2u1msb32msb3(op)				\ +Ip_u2u1msbu3(op)					\ +{							\ +	build_insn(buf, insn##op, b, a, c+d-33, c-32);	\ +}							\ +UASM_EXPORT_SYMBOL(uasm_i##op); +  #define I_u2u1msbdu3(op)				\  Ip_u2u1msbu3(op)					\  {							\ @@ -265,25 +275,36 @@ I_u1u2s3(_beq)  I_u1u2s3(_beql)  I_u1s2(_bgez)  I_u1s2(_bgezl) +I_u1s2(_bgtz) +I_u1s2(_blez)  I_u1s2(_bltz)  I_u1s2(_bltzl)  I_u1u2s3(_bne) +I_u1(_break)  I_u2s3u1(_cache)  I_u1u2(_cfc1)  I_u2u1(_cfcmsa)  I_u1u2(_ctc1)  I_u2u1(_ctcmsa) +I_u1u2(_ddivu)  I_u1u2u3(_dmfc0)  I_u1u2u3(_dmtc0) +I_u1u2(_dmultu)  I_u2u1s3(_daddiu)  I_u3u1u2(_daddu)  I_u1(_di);  I_u1u2(_divu) +I_u2u1(_dsbh); +I_u2u1(_dshd);  I_u2u1u3(_dsll)  I_u2u1u3(_dsll32) +I_u3u2u1(_dsllv)  I_u2u1u3(_dsra) +I_u2u1u3(_dsra32) +I_u3u2u1(_dsrav)  I_u2u1u3(_dsrl)  I_u2u1u3(_dsrl32) +I_u3u2u1(_dsrlv)  I_u2u1u3(_drotr)  I_u2u1u3(_drotr32)  I_u3u1u2(_dsubu) @@ -295,6 +316,7 @@ I_u1(_jal)  I_u2u1(_jalr)  I_u1(_jr)  I_u2s3u1(_lb) +I_u2s3u1(_lbu)  I_u2s3u1(_ld)  I_u2s3u1(_lh)  I_u2s3u1(_lhu) @@ -302,8 +324,11 @@ I_u2s3u1(_ll)  I_u2s3u1(_lld)  I_u1s2(_lui)  I_u2s3u1(_lw) +I_u2s3u1(_lwu)  I_u1u2u3(_mfc0)  I_u1u2u3(_mfhc0) +I_u3u1u2(_movn) +I_u3u1u2(_movz)  I_u1(_mfhi)  I_u1(_mflo)  I_u1u2u3(_mtc0) @@ -311,15 +336,20 @@ I_u1u2u3(_mthc0)  I_u1(_mthi)  I_u1(_mtlo)  I_u3u1u2(_mul) -I_u2u1u3(_ori) +I_u1u2(_multu) +I_u3u1u2(_nor)  I_u3u1u2(_or) +I_u2u1u3(_ori)  I_0(_rfe) +I_u2s3u1(_sb)  I_u2s3u1(_sc)  I_u2s3u1(_scd)  I_u2s3u1(_sd) +I_u2s3u1(_sh)  I_u2u1u3(_sll)  I_u3u2u1(_sllv)  I_s3s1s2(_slt) +I_u2u1s3(_slti)  I_u2u1s3(_sltiu)  I_u3u1u2(_sltu)  I_u2u1u3(_sra) @@ -340,6 +370,7 @@ I_u2u1u3(_xori)  I_u2u1(_yield)  I_u2u1msbu3(_dins);  I_u2u1msb32u3(_dinsm); +I_u2u1msb32msb3(_dinsu);  I_u1(_syscall);  I_u1u2s3(_bbit0);  I_u1u2s3(_bbit1);  | 
